aboutsummaryrefslogblamecommitdiff
path: root/cad/gplcver/Makefile
blob: 57870e37f89f9c3833cad8cbb163d738f4da94ef (plain) (tree)
1
2
3
4
5
6
7
8
9
                       
                      
                   
                                                                            

                                                                
                                 
                                     
                                                         
 
                     
 
                               
 
                             


                                


                    

           
                                                                      
 






                                                              
                      
PORTNAME=	gplcver
PORTVERSION=	2.12.a
CATEGORIES=	cad
MASTER_SITES=	SF/${PORTNAME}/${PORTNAME}/${PORTVERSION:R}${PORTVERSION:E}/
DISTNAME=	${PORTNAME}-${PORTVERSION:R}${PORTVERSION:E}.src

MAINTAINER=	ports@FreeBSD.org
COMMENT=	Verilog HDL simulator
WWW=		https://sourceforge.net/projects/gplcver/

LICENSE=	GPLv2

USES=		tar:bzip2 gmake

BUILD_WRKSRC=	${WRKSRC}/src
MAKEFILE=	makefile.freebsd

PLIST_FILES=	bin/cver
PORTDOCS=	*

OPTIONS_DEFINE=	DOCS

do-install:
	${INSTALL_PROGRAM} ${WRKSRC}/bin/cver ${STAGEDIR}${PREFIX}/bin

post-install-DOCS-on:
	@${MKDIR} ${STAGEDIR}${DOCSDIR}
	${INSTALL_DATA} ${WRKSRC}/doc/* ${STAGEDIR}${DOCSDIR}
	${INSTALL_DATA} ${WRKSRC}/Changelog \
		${WRKSRC}/NEW.CVER.2001.RELEASE.NOTES \
		${WRKSRC}/OUR_PHILOSOPHY ${STAGEDIR}${DOCSDIR}

.include <bsd.port.mk>